Your cart is currently empty!

ISO 13961:2000
ISO 13961:2000 Information technology – Scalable Coherent Interface (SCI)
CDN $390.00
Description
The scalable coherent interface (SCI) provides computer-bus-like services but, instead of a bus, uses a collection of fast point-to-point unidirectional links to provide the far higher throughput needed for high-performance multiprocessor systems. SCI supports distributed, shared memory with optional cache coherence for tightly coupled systems, and message-passing for loosely coupled systems. Initial SCI links are defined at 1 Gbyte/s (16-bit parallel) and 1 Gb/s (serial). For applications requiring modular packaging, an interchangeable module is specified along with connector and power. The packets and protocols that implement transactions are defined and their formal specification is provided in the form of computer
programs. In addition to the usual read-and-write transactions, SCI supports efficient multiprocessor lock transactions. The distributed cache-coherence protocols are efficient and can recover from an arbitrary number of transmission failures. SCI protocols ensure forward progress despite multiprocessor conflicts (no deadlocks or starvation).
Edition
1
Published Date
2000-08-10
Status
PUBLISHED
Pages
272
Format 
Secure PDF
Secure – PDF details
- Save your file locally or view it via a web viewer
- Viewing permissions are restricted exclusively to the purchaser
- Device limits - 3
- Printing – Enabled only to print (1) copy
See more about our Environmental Commitment

Abstract
The scalable coherent interface (SCI) provides computer-bus-like services but, instead of a bus, uses a collection of fast point-to-point unidirectional links to provide the far higher throughput needed for high-performance multiprocessor systems. SCI supports distributed, shared memory with optional cache coherence for tightly coupled systems, and message-passing for loosely coupled systems. Initial SCI links are defined at 1 Gbyte/s (16-bit parallel) and 1 Gb/s (serial). For applications requiring modular packaging, an interchangeable module is specified along with connector and power. The packets and protocols that implement transactions are defined and their formal specification is provided in the form of computer
programs. In addition to the usual read-and-write transactions, SCI supports efficient multiprocessor lock transactions. The distributed cache-coherence protocols are efficient and can recover from an arbitrary number of transmission failures. SCI protocols ensure forward progress despite multiprocessor conflicts (no deadlocks or starvation).
Previous Editions
Can’t find what you are looking for?
Please contact us at:
Related Documents
-
ISO 60828:1988 Pin allocations for microprocessor systemsusing the IEC 603-2 connector
0 out of 5CDN $18.00 Add to cart -
ISO 60821:1999 VMEbus – Microprocessor system bus for 1 byte to 4 byte data – Amendment 1
0 out of 5CDN $71.00 Add to cart -
ISO 15205:2000 SBus – Chip and module interconnect bus
0 out of 5CDN $390.00 Add to cart -
ISO 10861:1994 Information technology – Microprocessor systems – High-performance synchronous 32-bit bus: MULTIBUS II
0 out of 5CDN $390.00 Add to cart